System and method for enhancing joystick performance

Bibliographic Details
Title: System and method for enhancing joystick performance
Patent Number: 5,751,235
Publication Date: May 12, 1998
Appl. No: 08/653,619
Application Filed: May 24, 1996
Abstract: A joystick system is designed to provide a modified digital representation of the setting of a joystick potentiometer. The system operates to compensate for non-linearities and offsets in the joystick response, or may be used to enhance or vary the joystick response to a non-linear form. This is accomplished by supplying the output voltage of the joystick to an analog-to-digital converter, the output of which then is supplied to a lookup table. The lookup table output is provided to a counter. In one mode of operation, the counter counts down to zero at some multiple of a sample rate. When the counter reaches a zero count, the time interval representative of the joystick position is indicated; and the corrected or enhanced position is indicated by this output. In an alternative mode of operation, the counter is used as a data latch; and the corrected or enhanced joystick position is digitally read directly from the data latch where the data remains until the next sample cycle from the joystick position occurs.
Inventors: Hicok, Gary (Mesa, AZ); Potts, Kenneth (Gilbert, AZ); Harrow, Scott (Scottsdale, AZ)
Assignees: VLSI Technology (San Jose, CA)
Claim: What is claimed is
Claim: 1. A system for modifying a digital representation of the setting of a potentiometer including in combination
Claim: an analog-to-digital converter having an input coupled with a source of analog signals from a potentiometer and having a digital output;
Claim: a digital lookup table coupled with the output of said analog-to-digital converter and producing a digital output therefrom representative of translated digital signals from said analog-to-digital converter;
Claim: a digital counter with the input thereof coupled to the output of said lookup table and having an output;
Claim: a control circuit coupled with said counter to load said counter with the output from said lookup table at a predetermined time;
Claim: a clock circuit coupled with said counter for supplying clock signals to cause said counter to count down to an initial value to produce an output signal on the output of said digital counter when said count down to said initial value is attained
Claim: a sample device coupled with the output of said digital counter;
Claim: and a circuit coupled with said clock circuit for causing said sample device to sample said output from said digital counter at a predetermined rate which is at a lower frequency than the frequency of said clock signals.
Claim: 2. The combination according to claim 1 wherein said initial value of said counter is a count of zero.
Claim: 3. The combination according to claim 2 further including a program interface for modifying said digital lookup table.
Claim: 4. The combination according to claim 1 further including a program interface for modifying said digital lookup table.
Claim: 5. A system for modifying a digital representation of the setting of a potentiometer including in combination
Claim: a digital latch circuit with the input thereof coupled to the output of said lookup table and having an output;
Claim: a control circuit coupled with said latch circuit to load said latch circuit with the output from said lookup table at a predetermined time;
Claim: a sample device coupled with the output of said latch circuit; and
Claim: a circuit coupled with said sample device to sample said output from said latch circuit.
Claim: 6. The combination according to claim 5 further including a program interface for modifying said digital lookup table.
Current U.S. Class: 341/140; 341/118
Current International Class: H03M 106
Patent References Cited: 4496935 January 1985 Inoue et al.
4903023 February 1990 Evans et al.
4933675 June 1990 Beard
5134395 July 1992 Stern
5160918 November 1992 Saposnik et al.
5196851 March 1993 Patel et al.
5266951 November 1993 Kuegler et al.
Primary Examiner: Hoff, Marc S.
Attorney, Agent or Firm: Ptak, LaValle D.
Accession Number: edspgr.05751235
Database: USPTO Patent Grants
More Details
Language:English